# 3.3V ECL $\div$ 2, $\div$ 4/6 Clock **Generation Chip**

The MC100LVEL38 is a low skew ÷2, ÷4/6 clock generation chip designed explicitly for low skew clock generation applications. The internal dividers are synchronous to each other, therefore, the common output edges are all precisely aligned. The device can be driven by either a differential or single-ended input signal.

The common enable  $(\overline{EN})$  is synchronous so that the internal dividers will only be enabled/disabled when the internal clock is already in the LOW state. This avoids any chance of generating a runt clock pulse on the internal clock when the device is enabled/disabled as can happen with an asynchronous control. An internal runt pulse could lead to losing synchronization between the internal divider stages. The internal enable flip-flop is clocked on the falling edge of the input clock, therefore, all associated specification limits are referenced to the negative edge of the clock input.

The Phase\_Out output will go HIGH for one clock cycle whenever the  $\div 2$  and the  $\div 4/6$  outputs are both transitioning from a LOW to a HIGH. This output allows for clock synchronization within the system.

Upon startup, the internal flip-flops will attain a random state; therefore, for systems which utilize multiple LVEL38s, the master reset (MR) input must be asserted to ensure synchronization. For systems which only use one LVEL38, the MR pin need not be exercised as the internal divider design ensures synchronization between the ÷2 and the ÷4/6 outputs of a single device.

The V<sub>BB</sub> pin, an internally generated voltage supply, is available to this device only. For single-ended input conditions, the unused differential input is connected to V<sub>BB</sub> as a switching reference voltage. V<sub>BB</sub> may also rebias AC coupled inputs. When used, decouple V<sub>BB</sub> and  $V_{CC}$  via a 0.01  $\mu F$  capacitor and limit current sourcing or sinking to 0.5 mA. When not used, V<sub>BB</sub> should be left open.

- 50 ps Maximum Output-to-Output Skew
- Synchronous Enable/Disable
- Master Reset for Synchronization
- ESD Protection: >2 KV HBM
- The 100 Series Contains Temperature Compensation
- PECL Mode Operating Range: V<sub>CC</sub>= 3.0 V to 3.8 V with  $V_{EE} = 0 V$
- NECL Mode Operating Range: V<sub>CC</sub>= 0 V with  $V_{EE}$ = -3.0 V to -3.8 V
- Internal Input Pulldown Resistors
- Meets or Exceeds JEDEC Spec EIA/JESD78 IC Latchup Test
- Moisture Sensitivity Level 1 For Additional Information, see Application Note AND8003/D
- Flammability Rating: UL-94 code V-0 @ 1/8", Oxygen Index 28 to 34
- Transistor Count = 388 devices



## ON Semiconductor™

http://onsemi.com

## **MARKING DIAGRAM**





## SO-20 **DW SUFFIX CASE 751D**

= Assembly Location

WL = Wafer Lot

YY = Year

WW = Work Week

#### ORDERING INFORMATION

| Device          | Package | Shipping        |
|-----------------|---------|-----------------|
| MC100LVEL38DW   | SOIC-20 | 38 Units/Rail   |
| MC100LVEL38DWR2 | SOIC-20 | 1000 Units/Reel |

## Pinout: 20-Lead SOIC (Top View)



Warning: All  $\rm V_{CC}$  and  $\rm V_{EE}$  pins must be externally connected to Power Supply to guarantee proper operation.

## **FUNCTION TABLE**

| CLK | ĒN | MR  | FUNCTION               |
|-----|----|-----|------------------------|
| Z   | L  | LLΗ | Divide                 |
| ZZ  | H  |     | Hold Q <sub>0-3</sub>  |
| X   | X  |     | Reset Q <sub>0-3</sub> |

Z = Low-to-High Transition ZZ = High-to-Low Transition X = Don't Care

| DIVSEL | ${f Q}_2, {f Q}_3$ outputs |
|--------|----------------------------|
| L      | Divide by 4                |
| H      | Divide by 6                |

## **PIN DESCRIPTION**

| PIN                                                                                                                                                                                                                                                                                                                                                                                            | FUNCTION                                                                                                                                                                                                                            |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| $\begin{array}{c} \text{CLK,}  \overline{\text{CLK}} \\ \text{Q}_0,  \text{Q}_1;  \overline{\text{Q}_0},  \overline{\text{Q}_1} \\ \text{Q}_2,  \text{Q}_3;  \overline{\text{Q}_2},  \overline{\text{Q}_3} \\ \text{EN} \\ \text{MR} \\ \text{DIVSEL} \\ \text{Phase\_Out,}  \overline{\text{Phase\_Out}} \\ \text{V}_{\text{BB}} \\ \text{V}_{\text{CC}} \\ \text{V}_{\text{EE}} \end{array}$ | ECL Diff Clock Inputs ECL Diff ÷2 Outputs ECL Diff ÷4/6 Outputs ECL Sync Enable Input ECL Master Reset Input ECL Frequency Select Input ECL Phase Sync Diff. Signal Output Reference Voltage Output Positive Supply Negative Supply |

## **LOGIC DIAGRAM**





Figure 1. Timing Diagrams

## MAXIMUM RATINGS (Note 1.)

| Symbol           | Parameter                                          | Condition 1                                    | Condition 2                                                                | Rating            | Units    |
|------------------|----------------------------------------------------|------------------------------------------------|----------------------------------------------------------------------------|-------------------|----------|
| V <sub>CC</sub>  | PECL Mode Power Supply                             | V <sub>EE</sub> = 0 V                          |                                                                            | 8 to 0            | V        |
| V <sub>EE</sub>  | NECL Mode Power Supply                             | V <sub>CC</sub> = 0 V                          |                                                                            | –8 to 0           | V        |
| Vi               | PECL Mode Input Voltage<br>NECL Mode Input Voltage | V <sub>EE</sub> = 0 V<br>V <sub>CC</sub> = 0 V | $\begin{aligned} & V_{I} \leq V_{CC} \\ & V_{I} \geq V_{EE} \end{aligned}$ | 6 to 0<br>-6 to 0 | V<br>V   |
| l <sub>out</sub> | Output Current                                     | Continuous<br>Surge                            |                                                                            | 50<br>100         | mA<br>mA |
| I <sub>BB</sub>  | V <sub>BB</sub> Sink/Source                        |                                                |                                                                            | ± 0.5             | mA       |
| TA               | Operating Temperature Range                        |                                                |                                                                            | -40 to +85        | °C       |
| T <sub>stg</sub> | Storage Temperature Range                          |                                                |                                                                            | -65 to +150       | °C       |
| $\theta_{JA}$    | Thermal Resistance (Junction to Ambient)           | 0 LFPM<br>500 LFPM                             | 20 SOIC<br>20 SOIC                                                         | 90<br>60          | °C/W     |
| $\theta_{JC}$    | Thermal Resistance (Junction to Case)              | std bd                                         | 20 SOIC                                                                    | 30 to 35          | °C/W     |
| T <sub>sol</sub> | Wave Solder                                        | <2 to 3 sec @ 248°C                            |                                                                            | 265               | °C       |

<sup>1.</sup> Maximum Ratings are those values beyond which device damage may occur.

## LVPECL DC CHARACTERISTICS V<sub>CC</sub>= 3.3 V; V<sub>EE</sub>= 0.0 V (Note 1)

|                    |                                                                  | –40°C |      | 25°C |      |      |      |      |      |      |      |
|--------------------|------------------------------------------------------------------|-------|------|------|------|------|------|------|------|------|------|
| Symbol             | Characteristic                                                   | Min   | Тур  | Max  | Min  | Тур  | Max  | Min  | Тур  | Max  | Unit |
| I <sub>EE</sub>    | Power Supply Current                                             |       | 50   | 60   |      | 50   | 60   |      | 54   | 65   | mA   |
| V <sub>OH</sub>    | Output HIGH Voltage (Note 2.)                                    | 2215  | 2295 | 2420 | 2275 | 2345 | 2420 | 2275 | 2345 | 2420 | mV   |
| V <sub>OL</sub>    | Output LOW Voltage (Note 2.)                                     | 1470  | 1605 | 1745 | 1490 | 1595 | 1680 | 1490 | 1595 | 1680 | mV   |
| V <sub>IH</sub>    | Input HIGH Voltage (Single Ended)                                | 2135  |      | 2420 | 2135 |      | 2420 | 2135 |      | 2420 | mV   |
| V <sub>IL</sub>    | Input LOW Voltage (Single Ended)                                 | 1490  |      | 1825 | 1490 |      | 1825 | 1490 |      | 1825 | mV   |
| V <sub>BB</sub>    | Output Voltage Reference                                         | 1.92  |      | 2.04 | 1.92 |      | 2.04 | 1.92 |      | 2.04 | V    |
| V <sub>IHCMR</sub> | Input HIGH Voltage Common Mode<br>Range (Differential) (Note 3.) | 1.65  |      | 2.75 | 1.65 |      | 2.75 | 1.65 |      | 2.75 | V    |
| I <sub>IH</sub>    | Input HIGH Current                                               |       |      | 150  |      |      | 150  |      |      | 150  | μΑ   |
| I <sub>IL</sub>    | Input LOW Current                                                | 0.5   |      |      | 0.5  |      |      | 0.5  |      |      | μΑ   |

NOTE: Devices are designed to meet the DC specifications shown in the above table, after thermal equilibrium has been established. The circuit is in a test socket or mounted on a printed circuit board and transverse air flow greater than 500 lfpm is maintained.

- 1. Input and output parameters vary 1:1 with V<sub>CC</sub>.  $\dot{\text{V}}_{\text{EE}}$  can vary  $\pm 0.3$  V.
- 2. Outputs are terminated through a 50 ohm resistor to  $V_{\mbox{CC}}$ -2 volts.
- 3. V<sub>IHCMR</sub> min varies 1:1 with V<sub>EE</sub>, max varies 1:1 with V<sub>CC</sub>. The V<sub>IHCMR</sub> range is referenced to the most positive side of the differential input signal. Normal operation is obtained if the HIGH level falls within the specified range and the peak-to-peak voltage lies between V<sub>PP Min</sub> and 1.0 V.

## LVNECL DC CHARACTERISTICS $V_{CC}$ = 0.0 V; $V_{EE}$ = -3.3 V (Note 1.)

|                    |                                                                  |       | –40°C 25°C |       |       |       |       |       |       |       |      |
|--------------------|------------------------------------------------------------------|-------|------------|-------|-------|-------|-------|-------|-------|-------|------|
| Symbol             | Characteristic                                                   | Min   | Тур        | Max   | Min   | Тур   | Max   | Min   | Тур   | Max   | Unit |
| I <sub>EE</sub>    | Power Supply Current                                             |       | 50         | 60    |       | 50    | 60    |       | 54    | 65    | mA   |
| V <sub>OH</sub>    | Output HIGH Voltage (Note 2.)                                    | -1085 | -1005      | -880  | -1025 | -955  | -880  | -1025 | -955  | -880  | mV   |
| V <sub>OL</sub>    | Output LOW Voltage (Note 2.)                                     | -1830 | -1695      | -1555 | -1810 | -1705 | -1620 | -1810 | -1705 | -1620 | mV   |
| V <sub>IH</sub>    | Input HIGH Voltage (Single Ended)                                | -1165 |            | -880  | -1165 |       | -880  | -1165 |       | -880  | mV   |
| V <sub>IL</sub>    | Input LOW Voltage (Single Ended)                                 | -1810 |            | -1475 | -1810 |       | -1475 | -1810 |       | -1475 | mV   |
| V <sub>BB</sub>    | Output Voltage Reference                                         | -1.38 |            | -1.26 | -1.38 |       | -1.26 | -1.38 |       | -1.26 | V    |
| V <sub>IHCMR</sub> | Input HIGH Voltage Common Mode<br>Range (Differential) (Note 3.) | -1.65 |            | -0.55 | -1.65 |       | -0.55 | -1.65 |       | -0.55 | V    |
| I <sub>IH</sub>    | Input HIGH Current                                               |       |            | 150   |       |       | 150   |       |       | 150   | μΑ   |
| I <sub>IL</sub>    | Input LOW Current                                                | 0.5   |            |       | 0.5   |       |       | 0.5   |       |       | μΑ   |

NOTE: Devices are designed to meet the DC specifications shown in the above table, after thermal equilibrium has been established. The circuit is in a test socket or mounted on a printed circuit board and transverse air flow greater than 500 lfpm is maintained.

- 1. Input and output parameters vary 1:1 with V<sub>CC</sub>.  $\dot{\text{V}}_{\text{EE}}$  can vary  $\pm 0.3$  V.
- Outputs are terminated through a 50 ohm resistor to V<sub>CC</sub>-2 volts.
   V<sub>IHCMR</sub> min varies 1:1 with V<sub>EE</sub>, max varies 1:1 with V<sub>CC</sub>. The V<sub>IHCMR</sub> range is referenced to the most positive side of the differential input signal. Normal operation is obtained if the HIGH level falls within the specified range and the peak-to-peak voltage lies between V<sub>PP Min</sub> and 1.0 V.

AC CHARACTERISTICS  $V_{CC}$ = 3.3 V;  $V_{EE}$ = 0.0 V or  $V_{CC}$ = 0.0 V;  $V_{EE}$ = -3.3 V (Note 1.)

|                                      |                                                                                                                       |                                 | –40°C      |                                    | 25°C                            |            |                                     |                                 |            |                                     |      |
|--------------------------------------|-----------------------------------------------------------------------------------------------------------------------|---------------------------------|------------|------------------------------------|---------------------------------|------------|-------------------------------------|---------------------------------|------------|-------------------------------------|------|
| Symbol                               | Characteristic                                                                                                        | Min                             | Тур        | Max                                | Min                             | Тур        | Max                                 | Min                             | Тур        | Max                                 | Unit |
| f <sub>max</sub>                     | Maximum Toggle Frequency                                                                                              |                                 | TBD        |                                    |                                 | TBD        |                                     |                                 | TBD        |                                     | GHz  |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation Delay CLK to Q (Diff) to Output CLK to Q (S.E.)  CLK to Phase_Out (Diff) CLK to Phase_Out (S.E.)  MR to.Q | 760<br>710<br>800<br>750<br>510 |            | 960<br>1010<br>1000<br>1050<br>810 | 800<br>750<br>840<br>790<br>540 |            | 1000<br>1050<br>1040<br>1090<br>840 | 850<br>800<br>890<br>840<br>570 |            | 1050<br>1100<br>1090<br>1140<br>870 | ps   |
| t <sub>SKEW</sub>                    | Within-Device Skew (Note 2.) $Q_0 - Q_3$ All                                                                          |                                 |            | 50<br>75                           |                                 |            | 50<br>75                            |                                 |            | 50<br>75                            | ps   |
|                                      | $\begin{array}{ccc} \text{Part-to-Part} & & Q_0 - Q_3 \text{ (Diff)} \\ & & \text{All} \end{array}$                   |                                 |            | 200<br>240                         |                                 |            | 200<br>240                          |                                 |            | 200<br>240                          |      |
| t <sub>JITTER</sub>                  | Cycle-to-Cycle Jitter                                                                                                 |                                 | TBD        |                                    |                                 | TBD        |                                     |                                 | TBD        |                                     | ps   |
| t <sub>S</sub>                       | Setup Time EN to CLK DIVSEL to CLK                                                                                    |                                 | 150        |                                    |                                 | 150        |                                     |                                 | 150        |                                     | ps   |
| t <sub>H</sub>                       | Hold Time CLK to EN                                                                                                   |                                 | 150<br>200 |                                    |                                 | 150<br>200 |                                     |                                 | 150<br>200 |                                     | ps   |
| V <sub>PP</sub>                      | Input Swing (Note 3.) CLK                                                                                             | 250                             |            | 1000                               | 250                             |            | 1000                                | 250                             |            | 1000                                | mV   |
| t <sub>RR</sub>                      | Reset Recovery Time                                                                                                   |                                 |            | 100                                |                                 |            | 100                                 |                                 |            | 100                                 | ps   |
| t <sub>PW</sub>                      | Minimum Pulse Width CLK MR                                                                                            | 800<br>700                      |            |                                    | 800<br>700                      |            |                                     | 800<br>700                      |            |                                     | ps   |
| t <sub>r</sub> , t <sub>f</sub>      | Output Rise/Fall Times Q (20% – 80%)                                                                                  | 280                             |            | 550                                | 280                             |            | 550                                 | 280                             |            | 550                                 | ps   |

- 1. V<sub>EE</sub> can vary ±0.3 V.
- 2. Skew is measured between outputs under identical transitions.
- 3. V<sub>PP</sub>(min) is minimum input swing for which AC parameters are guaranteed. The device will function reliably with differential inputs down to 100 mV.



Figure 2. Typical Termination for Output Driver and Device Evaluation (See Application Note AND8020 – Termination of ECL Logic Devices.)

## **Resource Reference of Application Notes**

AN1404 – ECLinPS Circuit Performance at Non–Standard V<sub>IH</sub> Levels

AN1405 – ECL Clock Distribution Techniques

AN1406 – Designing with PECL (ECL at +5.0 V)

AN1503 - ECLinPS I/O SPICE Modeling Kit

AN1504 – Metastability and the ECLinPS Family

AN1560 – Low Voltage ECLinPS SPICE Modeling Kit

AN1568 – Interfacing Between LVDS and ECL

AN1596 – ECLinPS Lite Translator ELT Family SPICE I/O Model Kit

AN1650 – Using Wire-OR Ties in ECLinPS Designs

AN1672 – The ECL Translator Guide

AND8001 – Odd Number Counters Design

**AND8002** – Marking and Date Codes

AND8020 – Termination of ECL Logic Devices

## **PACKAGE DIMENSIONS**

## SOIC-20 **DW SUFFIX** PLASTIC SOIC PACKAGE CASE 751D-05 ISSUE F



- NOTES:
  1. DIMENSIONS ARE IN MILLIMETERS.
  2. INTERPRET DIMENSIONS AND TOLERANCES PER ASME Y14.5M, 1994.
  3. DIMENSIONS D AND E DO NOT INCLUDE MOLD PROTRUSION.
  4. MAXIMUM MOLD PROTRUSION 0.15 PER SIDE.
  5. DIMENSION B DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE PROTRUSION SHALL BE 0.13 TOTAL IN EXCESS OF B DIMENSION AT MAXIMUM MATERIAL CONDITION.

|     | MILLIMETERS |       |  |  |  |  |  |  |  |  |
|-----|-------------|-------|--|--|--|--|--|--|--|--|
| DIM | MIN         | MAX   |  |  |  |  |  |  |  |  |
| Α   | 2.35        | 2.65  |  |  |  |  |  |  |  |  |
| A1  | 0.10        | 0.25  |  |  |  |  |  |  |  |  |
| В   | 0.35        | 0.49  |  |  |  |  |  |  |  |  |
| С   | 0.23        | 0.32  |  |  |  |  |  |  |  |  |
| D   | 12.65       | 12.95 |  |  |  |  |  |  |  |  |
| E   | 7.40        | 7.60  |  |  |  |  |  |  |  |  |
| е   | 1.27        | BSC   |  |  |  |  |  |  |  |  |
| Н   | 10.05       | 10.55 |  |  |  |  |  |  |  |  |
| h   | 0.25        | 0.75  |  |  |  |  |  |  |  |  |
| L   | 0.50        | 0.90  |  |  |  |  |  |  |  |  |
| θ   | 0 °         | 7 °   |  |  |  |  |  |  |  |  |

ON Semiconductor and are trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer.

#### **PUBLICATION ORDERING INFORMATION**

### NORTH AMERICA Literature Fulfillment:

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA

**Phone**: 303–675–2175 or 800–344–3860 Toll Free USA/Canada **Fax**: 303–675–2176 or 800–344–3867 Toll Free USA/Canada

Email: ONlit@hibbertco.com

Fax Response Line: 303-675-2167 or 800-344-3810 Toll Free USA/Canada

#### N. American Technical Support: 800-282-9855 Toll Free USA/Canada

EUROPE: LDC for ON Semiconductor - European Support

German Phone: (+1) 303–308–7140 (Mon–Fri 2:30pm to 7:00pm CET)

Email: ONlit-german@hibbertco.com

French Phone: (+1) 303–308–7141 (Mon–Fri 2:00pm to 7:00pm CET)

Email: ONlit-french@hibbertco.com

English Phone: (+1) 303–308–7142 (Mon–Fri 12:00pm to 5:00pm GMT)

Email: ONlit@hibbertco.com

#### EUROPEAN TOLL-FREE ACCESS\*: 00-800-4422-3781

\*Available from Germany, France, Italy, UK, Ireland

### CENTRAL/SOUTH AMERICA:

Spanish Phone: 303-308-7143 (Mon-Fri 8:00am to 5:00pm MST)

Email: ONlit-spanish@hibbertco.com

Toll-Free from Mexico: Dial 01-800-288-2872 for Access -

then Dial 866-297-9322

ASIA/PACIFIC: LDC for ON Semiconductor – Asia Support

Phone: 303-675-2121 (Tue-Fri 9:00am to 1:00pm, Hong Kong Time)

Toll Free from Hong Kong & Singapore:

001-800-4422-3781 Email: ONlit-asia@hibbertco.com

JAPAN: ON Semiconductor, Japan Customer Focus Center 4–32–1 Nishi–Gotanda, Shinagawa–ku, Tokyo, Japan 141–0031

Phone: 81–3–5740–2700 Email: r14525@onsemi.com

ON Semiconductor Website: http://onsemi.com

For additional information, please contact your local

Sales Representative.